

Data Sheet January 4, 2006 FN9180.1

# Li-ion/Li Polymer Battery Charger Accepting Two Power Sources

The ISL6293 is a fully integrated low-cost single-cell Li-ion or Li-polymer battery charger. The charger accepts two power inputs, normally one from a USB (Universal Serial Bus) port and another one from a desktop cradle. The ISL6293 is an ideal charger for smart handheld devices that need to communicate with a personal computer via USB.

The ISL6293 features 28V and 7V maximum voltages for the cradle and the USB inputs respectively. The 28V rating allows low-cost adapters be safely used. When both inputs are powered, the cradle input is used to charge the battery. The charge current is independently programmable for both inputs with two small resistors. One additional USBP pin allows the selection of high-power or low-power port for the USB input. The charger is self-protected against over temperature. If the die temperature rises above 100°C, a thermal foldback function reduces the charge current automatically to prevent further temperature rise. The charger preconditions the battery with low current when the battery voltage is below 2.6V. The charger has two indication pins. The PPR (power present) pin outputs an open-drain logic LOW when either the cradle or the USB input power is attached. The CHG (charge) pin is also an open-drain output that indicates a logic LOW when the charge current is above a minimum current level. When the charge current is below the minimum current, the charger remains in operation but the CHG pin indicates a logic HIGH signal.

# **Ordering Information**

| PART NUMBER              | PART<br>MARKING | TEMP.<br>RANGE<br>(°C)                | PACKAGE                    | PKG.<br>DWG.# |  |
|--------------------------|-----------------|---------------------------------------|----------------------------|---------------|--|
| ISL6293-2CR              | 93-2            | -40 to 85                             | 10 Ld 3x3 DFN              | L10.3x3       |  |
| ISL6293-2CR-T            | 93-2            | 10 Ld 3x3 DFN Tape and Reel           |                            |               |  |
| ISL6293-2CRZ<br>(Note)   | 932Z            | -40 to 85                             | 10 Ld 3x3 DFN<br>(Pb-free) | L10.3x3       |  |
| ISL6293-2CRZ-T<br>(Note) | 932Z            | 10 Ld 3x3 DFN Tape and Reel (Pb-free) |                            |               |  |

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

#### Features

- Complete Charger for Single-Cell Li-ion/Polymer Batteries
- Accept Two Power Sources
- Low Component Count
  - Integrated Pass Element
  - Integrated Charge-Current Sensor with 10% Accuracy
  - No External Blocking Diode Required
- Charge Current Thermal Foldback for Thermal Protection
- · 28V Maximum Voltage for the Cradle Input
- Charge Indication
- · Adapter Presence Indication
- Less than 1µA Leakage Current off the Battery when No Input Power Attached
- Ambient Temperature Range: -40°C to 85°C
- Thermally-Enhanced 3x3 DFN Package
- · Pb-Free Plus Anneal Available (RoHS Compliant)

# **Applications**

- · Smart Handheld Devices
- · Cell Phones, PDAs, MP3 Players
- Digital Still Cameras
- · Handheld Test Equipment

# Related Literature

- Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)"
- Technical Brief TB389 "PCB Land Pattern Design and Surface Mount Guidelines for QFN Packages"

#### **Pinout**

ISL6293-2 (10 LD 3X3 DFN) TOP VIEW



# Block Diagram



# **Typical Applications**

# A Simple Charger Accepting Power from Both a USB Port and a Desktop Cradle



#### **COMPONENT SELECTION**

| R <sub>ICDL</sub>                                | 1.82k $\Omega$ for 0.8A cradle charge current |
|--------------------------------------------------|-----------------------------------------------|
| R <sub>IUSB</sub>                                | 80kΩ for 100mA/500mA USB charge current       |
| R <sub>2</sub> , R <sub>3</sub>                  | 470Ω                                          |
| C <sub>1</sub> , C <sub>2</sub> , C <sub>3</sub> | 1μF ceramic capacitor                         |
| R <sub>1</sub>                                   | 1Ω                                            |
| D <sub>1</sub> , D <sub>2</sub>                  | LEDs                                          |

# A Simple Charger with Programmable Charge Current and Wide Input Voltage Range



#### **COMPONENT SELECTION**

| R <sub>ICDL</sub>               | $1.82 k\Omega$ for $0.8 A$ cradle charge current |
|---------------------------------|--------------------------------------------------|
| C <sub>1</sub> , C <sub>2</sub> | 1μF ceramic capacitor                            |

 $R_{IUSB}$  is not required when the USB input of ISL6293-2 is left floating in the design for a single input charger.

# **Absolute Maximum Ratings**

| Supply Voltage (USB)                             | 0.3V to 7V  |
|--------------------------------------------------|-------------|
| Supply Voltage (CRDL)                            | 0.3V to 28V |
| Signal Input Voltage (EN, USBP, ICDL, IUSB, BAT) | 0.3V to 7V  |
| Open-Drain Pull-Up Voltage (PPR, CHG)            | 0.3V to 7V  |

# **Recommended Operating Conditions**

| Ambient Temperature Range     |    | 40°C to 85°C   |
|-------------------------------|----|----------------|
| Supply Voltage (USB Pin)      |    | . 4.3V to 5.5V |
| Supply Voltage (CRDL Pin)     |    | 4.3V to 24V    |
| Typical Cradle Charge Current |    | . 300mA to 1A  |
| Typical USB Charge Current    | 35 | 0mA to 450mA   |

### **Thermal Information**

| Thermal Resistance                      | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|-----------------------------------------|------------------------|------------------------|
| 3x3 DFN Package (Notes 1, 2)            | 46                     | 4                      |
| Maximum Junction Temperature (Plastic F | Package)               | 150°C                  |
| Maximum Storage Temperature Range       | 6                      | 5°C to 150°C           |
| Maximum Lead Temperature (Soldering 1   | 0s)                    | 300°C                  |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTES

- 1. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
- 2. For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

**Electrical Specifications**Typical Values Are Tested at USB = CRDL = 5V and ambient temperature is at 25°C, Unless Otherwise Noted.
All Maximum and Minimum Values Are Guaranteed Under the Recommended Operating Conditions.

| PARAMETER                                 | SYMBOL               | TEST CONDITIONS                                                                                                                    | MIN   | TYP  | MAX   | UNITS |
|-------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|-------|
| POWER-ON RESET                            |                      |                                                                                                                                    |       |      |       |       |
| Rising USB/CRDL Threshold                 |                      |                                                                                                                                    | 3.4   | 3.7  | 4.0   | V     |
| Falling USB/CRDL Threshold                |                      |                                                                                                                                    | 3.2   | 3.5  | 3.8   | V     |
| VIN-BAT OFFSET VOLTAGE                    |                      |                                                                                                                                    |       |      | 1     |       |
| Rising Edge                               | Vos                  | V <sub>BAT</sub> = 4.0V, use CHG pin to indicate the                                                                               |       | 175  |       | mV    |
| Falling Edge                              | Vos                  | comparator output (Note 3)                                                                                                         |       | 110  |       | mV    |
| STANDBY CURRENT                           |                      |                                                                                                                                    |       |      | 1     |       |
| BAT Pin Sink Current                      | I <sub>STANDBY</sub> | EN = HIGH or both inputs are floating                                                                                              |       |      | 1.0   | μА    |
| CRDL Pin Supply Current                   | ICRDL                | EN = HIGH                                                                                                                          |       | 150  |       | μΑ    |
| USB Pin Supply Current                    | I <sub>USB</sub>     |                                                                                                                                    |       | 150  | 250   | μА    |
| CRDL/USB Pin Supply Current               |                      | EN = LOW or floating                                                                                                               |       | 0.55 |       | mA    |
| VOLTAGE REGULATION                        | +                    |                                                                                                                                    | !     | !    | !     | !     |
| Output Voltage (Note 4)                   | $V_{CH}$             | Charge current = 20mA                                                                                                              | 4.158 | 4.2  | 4.242 | V     |
| CRDL PMOS On Resistance                   |                      | V <sub>BAT</sub> = 3.8V, I <sub>CHARGER</sub> = 0.5A                                                                               |       | 700  |       | mΩ    |
| USB PMOS On Resistance                    |                      | V <sub>BAT</sub> = 3.8V, I <sub>CHARGER</sub> = 0.35A                                                                              |       | 700  |       | mΩ    |
| CHARGE CURRENT (Note 5)                   |                      |                                                                                                                                    | ļ.    | l .  | 1     | J.    |
| ICDL Pin Output Voltage                   | V <sub>ICDL</sub>    | V <sub>BAT</sub> = 3.8V                                                                                                            | 1.17  | 1.20 | 1.23  | V     |
| IUSB Pin Output Voltage                   | V <sub>IUSB</sub>    |                                                                                                                                    | 0.776 | 0.8  | 0.824 | V     |
| CRDL Input Constant Charge Current        | I <sub>CHARGE</sub>  | $R_{ICDL}$ = 1.82k $\Omega$ , $V_{BAT}$ = 3.8V<br>Valid for -10°C to 85°C                                                          | 720   | 800  | 880   | mA    |
| CRDL Input Trickle Charge Current         | ITRICKLE             | $R_{ICDL}$ = 1.82k $\Omega$ , $V_{BAT}$ = 2.4V<br>Given as a percentage of the CRDL I <sub>CHARGE</sub><br>Valid for -10°C to 85°C | 9.2   | 13.2 | 17.2  | %     |
| USB Input Constant Charge Current         | I <sub>CHARGE</sub>  | USBP = HIGH, $R_{IUSB}$ = 80k $\Omega$ , $V_{BAT}$ = 3.8V                                                                          | 380   | 440  | 500   | mA    |
| USB Input Trickle Charge Current (Note 4) | ITRICKLE             | USBP = HIGH, R <sub>IUSB</sub> = 80kΩ, V <sub>BAT</sub> = 2.4V<br>Given as a percentage of the USB HIGH<br>ICHARGE                 | 8.0   | 10.0 | 12.0  | %     |

FN9180.1 January 4, 2006

## **Electrical Specifications**

Typical Values Are Tested at USB = CRDL = 5V and ambient temperature is at 25°C, Unless Otherwise Noted. All Maximum and Minimum Values Are Guaranteed Under the Recommended Operating Conditions. (Continued)

| PARAMETER                                | SYMBOL              | TEST CONDITIONS                                                                                                 | MIN  | TYP  | MAX  | UNITS |
|------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| USB Input Constant Charge Current        | I <sub>CHARGE</sub> | USBP = LOW, $R_{IUSB}$ = 80k $\Omega$ , $V_{BAT}$ = 3.8V                                                        | 68   | 84   | 100  | mA    |
| USB Input Trickle Charge Current         | ITRICKLE            | USBP = LOW, $R_{IUSB}$ = $80k\Omega$ , $V_{BAT}$ = 2.4V<br>Given as a percentage of the USB LOW<br>$I_{CHARGE}$ |      | 50.0 | 55.0 | %     |
| END-OF-CHARGE CURRENT THRESHOLI          | D                   |                                                                                                                 |      |      |      |       |
| Powered From USB Pin                     | I <sub>EOC</sub>    | USBP = HIGH, $R_{IUSB}$ = $80k\Omega$<br>Given as a percentage of the USB HIGH<br>ICHARGE                       | 8.0  | 10.5 | 13.0 | %     |
| Powered From USB Pin                     | I <sub>EOC</sub>    | USBP = LOW, $R_{IUSB}$ = $80k\Omega$<br>Given as a percentage of the USB LOW ICHARGE                            | 17.0 | 21.0 | 25.0 | %     |
| Powered From CRDL Pin                    | I <sub>EOC</sub>    | $R_{ICDL}$ = 1.82kΩ,<br>Given as a percentage of the CRDL I <sub>CHARGE</sub>                                   | 5.5  | 8.5  | 11.0 | %     |
| PRECONDITIONING CHARGE THRESHOL          | .D                  |                                                                                                                 |      |      |      |       |
| Preconditioning Charge Threshold Voltage | V <sub>MIN</sub>    |                                                                                                                 | 2.5  | 2.6  | 2.7  | V     |
| INTERNAL TEMPERATURE MONITORING          |                     |                                                                                                                 |      |      |      |       |
| Current Foldback Threshold (Note 5)      | T <sub>FOLD</sub>   |                                                                                                                 | 85   | 100  | 115  | °C    |
| LOGIC INPUT AND OUTPUT                   |                     |                                                                                                                 |      |      |      |       |
| USBP Pin Logic Input High                |                     |                                                                                                                 | 2.0  |      |      | V     |
| USBP Pin Logic Input Low                 |                     |                                                                                                                 |      |      | 0.4  | V     |
| USBP Pin Internal Pull Down Resistance   |                     |                                                                                                                 |      | 1000 |      | kΩ    |
| EN Pin Logic Input High                  |                     |                                                                                                                 | 1.2  |      |      | V     |
| EN Pin Logic Input Low                   |                     |                                                                                                                 |      |      | 0.4  | V     |
| EN Pin Internal Pull Down Resistance     |                     |                                                                                                                 |      | 1000 |      | kΩ    |
| CHG/PPR Sink Current                     |                     | Pin Voltage = 0.8V                                                                                              | 15   |      |      | mA    |

## NOTES:

- 3. The 4.0V V<sub>BAT</sub> is selected so that the CHG output can be used as the indication for the offset comparator output indication. If the V<sub>BAT</sub> is lower than the POR threshold, no output pin can be used for indication.
- 4. The maximum and minimum limits are guaranteed over -40°C to 70°C ambient temperature range.
- 5. The charge current may be reduced by the thermal foldback function, depending on the heatsinking condition of the test setup.
- 6. The threshold value at which the charger output is reduced to near zero. Guaranteed by characterization or correlation to other test.

# Functional Pin Description

# CRDL (Pin 1)

Cradle input. This pin is usually connected to a cradle power input. The maximum input voltage is 28V. The charge current from this pin is programmable with the ICDL pin up to 1A. When this pin is connected to a power source, no charge current is drawn from the USB pin. A  $1\mu F$  or larger value ceramic capacitor is recommended for decoupling.

# USB (Pin 2)

USB input. This pin is usually connected to a USB port power connector. Other sources that are lower than 5.5V are also acceptable. The charge current from the USB pin is selectable between 100mA and 500mA maximum with the

USBP pin when the  $R_{IUSB}$  =  $80 k\Omega.$  A  $1\mu F$  or larger value ceramic capacitor is recommended for decoupling. It is also recommended to have a  $1\Omega$  resistor in series with the decoupling capacitor to prevent an over-shoot voltage when a USB hot plug event occurs.

#### PPR (Pin 3)

Power presence indication. This is an open-drain output pin that outputs a logic LOW when either the USB input voltage or the CRDL input voltage is above its POR level, regardless if the charger is enabled or disabled. This pin provides a wake-up signal to a microprocessor when either the cradle or the USB power is connected.

FN9180.1 January 4, 2006

### CHG (Pin 4)

Charge indication pin. When the charge current from the cradle input during the constant current mode falls to below 8% of the programmed reference current by the ICDL pin or the charge current from the USB input is below 10% of the programmed charge current, the open-drain MOSFET is turned off. The pin will be pulled to logic HIGH by an external resistor to indicate the End Of Charge.

### **EN** (Pin 5)

Enable logic input. Connect to LOW or leave floating to enable the charger.

# IUSB (Pin 6)

The IUSB pin programs the USB charge current. This pin is regulated to 0.8V. The current flowing out of this pin is mirrored to the USB charge current control reference. When the USBP pin is connected to logic HIGH, the typical USB charge current can be found as:

$$I_{USB} = 45000 \cdot \frac{V_{REF}}{R_{IUSB}} = 45000 \times \frac{0.8V}{R_{IUSB}}(A)$$

The  $R_{IUSB}$  has a programming range of  $80k\Omega$  to  $103k\Omega$ , thus the USB current has a nominal value ranging from 350mA to 450mA.

When the USBP pin is driven to logic LOW, the charge current is approximately 1/5 of the above value.

### USBP (Pin 7)

USB port selection logic input. When this pin is left floating or driven to logic LOW, the USB port is regarded as a low-power port, in such case the charge current is 100mA maximum. When this pin is driven to logic HIGH, the USB port is considered a high-power port, and the charge current is 500mA maximum. The ratio of the charge current when this pin is HIGH or LOW is fixed at approximately 5:1.

### GND (Pin 8)

System ground.

#### ICDL (Pin 9)

The ICDL pin has two functions. The first function is to program the cradle charge current during the constant-current phase. The voltage of this pin is 1.20V during the constant-current phase of the cradle input charger. The constant-current is programmed by the following equation:

$$I_{CDL} = \frac{1.20V}{R_{ICDL}} \cdot ratio$$
 (A)

where  $R_{ICDL}$  is the resistor connected to the ICDL pin (see Typical Application). The ratio is given by the following table and curve.

6

TABLE 1. RATIO vs. R<sub>ICDL</sub>

| R <sub>ICDL</sub> (kΩ) | 1.5  | 2.2  | 3.0  | 3.9  | 4.6  |
|------------------------|------|------|------|------|------|
| Ratio                  | 1291 | 1216 | 1155 | 1122 | 1088 |

It is recommended that the charge current be programmed in the range of 300mA to 1A.



FIGURE 1. THE RATIO USED IN THE CHARGE CURRENT CALCULATION vs. R<sub>ICDL</sub>

The second function of the ICDL pin is to monitor the actual charge current. The voltage of this pin,  $V_{ICDL}$ , is proportional to the actual charge current,  $I_{CHG}$ , in either the USB or the cradle charger. When the cradle charger or the USB charger is working with USBP connected to logic HIGH, the ICDL pin voltage is given by the following equation:

$$V_{ICDL} = \frac{1.20V}{I_{CDL}} \cdot I_{CHG} = \frac{R_{ICDL} \cdot I_{CHG}}{ratio}$$

where the ratio has the same value given in Table 1.

The cradle charge current should be programmed equal or higher than the USB current; otherwise, the ICDL pin voltage will be higher than 1.20V during the constant current phase when the USB charger is working. The charger still works properly but the accuracy of the current monitoring voltage degrades and saturates at approximately 2.1V.

When the USB charger is working with the USBP pin connected to logic LOW, the ICDL pin voltage is approximately five times of the above equation.

#### **BAT (Pin 10)**

Charger output pin. Connect this pin to the battery pack or the battery cell. A  $1\mu F$  or larger value ceramic capacitor is recommended for decoupling. The charger relies on the battery for stability so a battery should always be connected to the BAT pin.

FN9180.1 January 4, 2006

# Description

The ISL6293 is designed for a single-cell Li-ion or Li-polymer battery charging circuit that accepts both a USB port and a desktop cradle as its power source. The charge current from each power source is independently programmable but only one of the two sources charges the battery. The following describes the operation of the charger.

### Input Auto Selection

When both input sources are present, the charger selects only one power source to charge the battery. When the CRDL input is higher than both the POR threshold and the battery voltage, CRDL is selected as the power source. Otherwise the USB input is selected. If the CRDL input voltage is below the battery voltage but the USB input voltage is higher than the battery voltage, then the USB input is used to charge the battery. The control circuit always breaks both internal power devices before switching in one power source to avoid any simultaneous conduction of both power MOSFETs.

When the BAT pin voltage is below 1.7V, the charger selects the CRDL input as the power source. Hence, if the USB input is powered, the charger will not charge the battery.

### **USB Charge Current**

When the USB port is selected as the power source, the charge current is programmed by the logic input USBP pin. With the  $R_{IUSB}$  selected at  $80 \mathrm{k}\Omega$ , when the USBP is driven to logic LOW, the charge current is set to 90mA. When the USBP is driven to logic HIGH, the charge current is set to 450mA. The USBP is equivalent to a logic LOW when left floating. Typically the P-channel MOSFET for the USB input has an  $r_{DS(ON)}$  of  $700\mathrm{m}\Omega$  at room temperature, thus with a 500mA charge current, the typical head room is 350mV. If the input voltage drops to a level that the voltage different between the USB pin and the BAT pin is less than 350mV, the  $r_{DS(ON)}$  becomes a limiting factor of the charge current and the charge current drops out the constant current regulation.

#### Cradle Charge Current

The cradle charge current is programmed with the external resistor connected between the ICDL pin and the GND pin. The current can be calculated with the equation given in the ICDL pin description. The typical  $r_{DS(ON)}$  value of the P-channel MOSFET for the CRDL input is  $700 m\Omega$  at room temperature, thus when the head room between the input and output voltages is small, the actual charge current, similar to the USB case, could be limited by the  $r_{DS(ON)}$ . On the other hand, if the head room between the input and output voltages is large, the charge current maybe limited by the thermal foldback threshold due to the increased power dissipation.

### Floating Charge Voltage

The floating voltage during the constant voltage phase is 4.2V. The floating voltage has an 1% accuracy over the ambient temperature range of -40°C to 70°C.

### Trickle Charge Current

When the battery voltage is below the minimum battery voltage  $V_{\mbox{\footnotesize{MIN}}}$  given in the electrical specification, the charger operates in a trickle/preconditioning mode. If power comes from the cradle, the trickle mode current is

$$I_{TRICKLE} = \frac{1.20V}{R_{ICDI}} \cdot 100 \qquad (A)$$

The trickle current is 45mA if the power comes from the USB port with  $R_{IUSB}$  = 80k $\Omega$ .

### **End-of-Charge Indication**

The CHG pin outputs a logic HIGH by turning off the internal open-drain MOSFET when the charge current falls below 8% of the constant current mode current for the cradle input or 10% for the USB input when  $R_{IUSB}$  is  $80 k \Omega$ . The charger, however, does not turn off as long as an input power source is attached.

#### **Power Presence Indication**

When either the USB or the cradle input voltage is above the POR level, the PPR pin outputs a logic LOW signal to indicate the presence of input power.

intersil FN9180.1
January 4, 2006

# Dual Flat No-Lead Plastic Package (DFN)







L10.3x3
10 LEAD DUAL FLAT NO-LEAD PLASTIC PACKAGE

|        | ı        |          |      |       |
|--------|----------|----------|------|-------|
| SYMBOL | MIN      | NOMINAL  | MAX  | NOTES |
| А      | 0.80     | 0.90     | 1.00 | -     |
| A1     | -        | -        | 0.05 | -     |
| A3     |          | 0.20 REF |      | -     |
| b      | 0.18     | 0.23     | 0.28 | 5,8   |
| D      |          | -        |      |       |
| D2     | 1.95     | 2.00     | 2.05 | 7,8   |
| Е      |          | 3.00 BSC |      | -     |
| E2     | 1.55     | 1.60     | 1.65 | 7,8   |
| е      | 0.50 BSC |          |      | -     |
| k      | 0.25     | -        | -    | -     |
| L      | 0.30     | 0.35     | 0.40 | 8     |
| N      | 10       |          |      | 2     |
| Nd     | 5        |          |      | 3     |

Rev. 3 6/04

#### NOTES:

- 1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
- 2. N is the number of terminals.
- 3. Nd refers to the number of terminals on D.
- 4. All dimensions are in millimeters. Angles are in degrees.
- 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
- Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.



FOR ODD TERMINAL/SIDE

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com